18-61
MB86R02 ‘Jade-D’ Hardware Manual V1.64
18.7.6.3
Video capture registers
CaptureBaseAddress = CaptureBase0 (=0xF1FD_8000)
or
CaptureBase1 (=0xF1FD_A000)
Offset
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
000
VCM
(Video Capture Mode)
V
IE
V
IS
VI
C
CM
VI
NRG
B
VS
004
CSC
(Capture SCale)
VSCI
VSCF
HSCI
HSCF
008
VCS
(Video Capture Status)
CE
010
CBM
(Capture Buffer Mode)
OOM
SB
U
F
CRG
B
CBW
(stride)
C2
4
C
BST
014
CBOA
(Capture Buffer Origin Address)
018
CBLA
(Capture Buffer Limit Address)
01C
CIVSTR
CIHSTR
020
CIVEND
CIHEND
028
CHP
(Capture Horizontal Pixel)
CHP
02C
CVP
(Capture Vertical Pixel)
CVPP
CVPN
048
CMSS (Capture Magnify Source Size)
CMSHP
CMSVL
040
CLPF (Capture Low Pass Filter)
CVLPF
CHLPF
04C
CMDS (Capture Magnify Display Size)
CMDHP
CMDVL
080
RGBHC (RGB input HSYNC Cycle)/VIN_HSSIZE
RGBHC
084
RGBHEN (RGB input Horizontal Enable Area)
RGBHST
RGBHEN
088
RGBVEN (RGB input Vertical Enable Area)
RGBVST
RGBVEN
090
RGBS (RGB input SYNC)
RM
HP
VP
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...