18-79
MB86R02 ‘Jade-D’ Hardware Manual V1.64
L1WY (L1 layer Window position Y)
Register
address
DisplayBaseA 0x126 (DisplayBaseA 0x1A)
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
L1WY
R/W
R0
RW
Initial value
0
X
This register sets the Y coordinates of the display position of the L1 layer window.
L1WW (L1 layer Window Width)
Register
address
DisplayBaseA 0x128 (DisplayBaseA 0x1C)
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
L1WW
R/W
R0
RW
Initial value
0
X
This register controls the horizontal direction display size (width) of the L1 layer window. Do not
specify “0”.
L1WH (L1 layer Window Height)
Register
address
DisplayBaseA 0x12A ((DisplayBaseA 0x1E)
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
L1WH
R/W
R0
RW
Initial value
0
X
This register controls the vertical direction display size (height) of the L1 layer window. Setting
value + 1 is the height.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...