13-19
MB86R02 ‘Jade-D’ Hardware Manual V1.64
13.6.14
IO buffer setting ODT1 (DRIBSODT1)
ODT related setting of IO buffer is set.
Address
F300_0000
H
+ 64
H
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
-
-
-
-
-
-
-
-
-
-
ZSELN ODTONN ZSELP ODTONP ZSEL ODTON
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
X
X
X
X
X
X
X
X
X
X
0
0
0
0
0
0
Bit field
Description
No.
Name
15-6
(Reserved)
Reserved bits.
Write access is ignored.
5
ZSELN
This becomes ZSELN value of IO buffer, and this is ODT resistance setting for DQSN.
0
150
Ω
or 100
Ω
(initial value)
1
75
Ω
or 50
Ω
4
ODTONN
This is ODT setting for DQS’s IO, and controls ODTONN of the IO buffer.
Initial value is 0.
0
IO buffer’s ODTON is always "0"
1
This should be set to use ODT of IO buffer
ODTON is set to off in the following case:
•
To adjust OCD
3
ZSELP
This becomes ZSELP value of the IO buffer, and it is ODT resistance setting of DQSP’s
IO.
0
150
Ω
or 100
Ω
(initial value)
1
75
Ω
or 50
Ω
2
ODTONP
This is ODT setting of DQS’s IO, and controls ODTONP of the IO buffer.
Initial value is 0.
0
IO buffer’s ODTON is always "0"
1
This should be set to use ODT of IO buffer
ODTON is set to off in the following case:
•
To adjust OCD
1
ZSEL
This is ZSEL value of the IO buffer that is ODT resistance of IO for DQ and DM.
0
150
Ω
or 100
Ω
(initial value)
1
75
Ω
or 50
Ω
0
ODTON
This is ODT setting of IO for DQ and DM, and controls ODTON of IO buffer.
Initial value is 0.
0
IO buffer’s ODTON is always "0"
1
This should be set to use ODT of IO buffer
ODTON is set to off in the following case:
•
To adjust OCD
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...