18-97
MB86R02 ‘Jade-D’ Hardware Manual V1.64
CUOA0 (Cursor-0 Origin Address)
Register
address
DisplayBaseA 0xA4
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
CUOA0
R/W
RW
RW0
Initial value
X
This register sets the start address of the cursor 0 pattern. Since lower 4 bits are fixed to “0”, this
address is 16-byte aligned.
CUX0 (Cursor-0 X position)
Register
address
DisplayBaseA 0xA8
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
CUX0
R/W
R0
RW
Initial value
0
X
This register sets the display position (X coordinates) of the cursor 0 in pixels. The reference
position of the coordinates is the top left of the cursor pattern.
CUY0 (Cursor-0 Y position)
Register
address
DisplayBaseA 0xAA
Bit number
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Bit field name
Reserved
CUY0
R/W
R0
RW
Initial value
0
X
This register sets the display position (Y coordinates) of the cursor 0 in pixels. The reference
position of the coordinates is the top left of the cursor pattern.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...