28-5
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Note:
Although UART's register length is 8 bit, each register except RFR, TFR, and DLL
should be accessed in 32 bit.
PER, TFR, and DLL are able to be accessed in both 32 bit and 8bit lengths; however,
note that 8 bit length access is different since register address is endian dependent.
Description format of register
Following format is used for description of register’s each bit in "28.6.2 Reception FIFO register
(URTxRFR)" to "28.6.11 Divider latch register (URTxDLL&URTxDLM)".
Address
Base a Offset
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
R/W
Initial value
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
R/W
Initial
valu
e
Meaning of item and sign
Address
Address (base a offset address) of the register
Bit
Bit number of the register
Name
Bit field name of the register
R/W
Attribution of read/write of each bit field
•
R0:Read value is always "0"
•
R1: Read value is always "1"
•
W0: Write value is always "0", and write access of "1" is ignored
•
W1: Write value is always "1", and write access of "0" is ignored
•
R: Read
•
W: Write
Initial value
Each bit field’s value after reset
•
0: Value is "0"
•
1: Value is "1"
•
X: Value is undefined
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...