24-5
MB86R02 ‘Jade-D’ Hardware Manual V1.64
24.6.2 Port data register 0-2 (GPDR0-2)
Registers GPDR0 - 2 are to set in order to input/output data on the GPIO port. Their
corresponding GPIO pin assignments are as follows:
•
GPDR0: GPIO bit 7 - 0 (GPIO_PD[7:0] pin)
•
GPDR1: GPIO bit 15 - 8 (GPIO_PD[15:8] pin)
•
GPDR2: GPIO bit 23 - 16 (GPIO_PD[23:16] pin)
The input/output direction of data for each GPIO unit is determined by the corresponding bit in
the GPDDR0 - 2 registers.
Address
GPDR0: FFFE_9000
H
+ 00
H
GPDR1: FFFE_9000
H
+ 04
H
GPDR2: FFFE_9000
H
+ 08
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
PDR0_7
PDR1_1
5
PDR2_2
3
PDR0_6
PDR1_1
4
PDR2_2
2
PDR0_5
PDR1_1
3
PDR2_2
1
PDR0_4
PDR1_1
2
PDR2_2
0
PDR0_3
PDR1_1
1
PDR2_1
9
PDR0_2
PDR1_1
0
PDR2_1
8
PDR0_1
PDR1_9
PDR2_1
7
PDR0_0
PDR1_8
PDR2_1
6
R/W
–
–
–
–
–
–
–
–
R/W R/W R/W R/W R/W R/W R/W R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit field
Description
No.
Name
31-8
(Reserved)
Reserved bits.
Write access is ignored. Read value of these bits is undefined.
7-0
PDR0_7-0
GPDR0 register's bit field.
The register is setting register of GPIO_PD[7:0] pin's input/output data, and each bit
corresponds to a GPIO pin as follows.
•
PDR0_7: GPIO_PD[7] pin
•
PDR0_6: GPIO_PD[6] pin
•
PDR0_5: GPIO_PD[5] pin
•
PDR0_4: GPIO_PD[4] pin
•
PDR0_3: GPIO_PD[3] pin
•
PDR0_2: GPIO_PD[2] pin
•
PDR0_1: GPIO_PD[1] pin
•
PDR0_0: GPIO_PD[0] pin
Input/Output directions of GPIO_PD[7] ~ GPIO_PD[0] pins are determined by the
corresponding bit of GPDDR0 register.
Initial value of these bits is undefined.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...