5-9
MB86R02 ‘Jade-D’ Hardware Manual V1.64
DIV
1/L
X
Gate
PACLKX_O
(IRC,….UART)
CCLK
Gate
STOP | PAGATE[X]
PADM[2:0]
PACLKcrg_O
(CRG)
STOP
Gate
HBCLKMLB_O
(MLB)
DIV
1/L
X
Gate
HACLKY_O
(MLB, I2S, SD)
DIV
1/L
X
HBDM[2:0]
HADM[2:0]
STOP | HBGATE[X]
STOP | HAGATE[X]
Figure 5-6 Clock structure: non-modulated clocks, part 1
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...