24-4
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Description format of register
Following format is used for description of register’s each bit in "13.5.2 Port data register 0-2
(GPDR0-2)" to "13.5.3 Data direction register 0-2 (GPDDR0-2)".
Address
Base a Offset
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
R/W
Initial value
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
R/W
Initial value
Meaning of item and sign
Address
Address (base a offset address) of the register
Bit
Bit number of the register
Name
Bit field name of the register
R/W
Attribution of read/write of each bit field
•
R0:Read value is always "0"
•
R1: Read value is always "1"
•
W0: Write value is always "0", and write access of "1" is ignored
•
W1: Write value is always "1", and write access of "0" is ignored
•
R: Read
•
W: Write
Initial value
Each bit field’s value after reset
•
0: Value is "0"
•
1: Value is "1"
•
X: Value is undefined
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...