13-29
MB86R02 ‘Jade-D’ Hardware Manual V1.64
(1) PLL lock up time or more Wait
(3) 166MHz (6[ns]) x 20 cycles = 120[ns] or more Wait
(4) IRESET/IUSRRST release
Write “00000002” to general register 1
( ECh) of CCNT module
(2) DDRIF macro register setting
Write "5555” to DRIMSD register ( 50h)
(5) 166MHz([ns]) x 20 cycles = 120[ns] or more Wait
Power-on
(6) IDLLRST release
Write “00000003” to general register 1
( ECh) of CCNT module
(7) DLL LOCK up time (79[µs]) or more Wait
(8) 200[µs] (specification of DDR2SDRAM) or more Wait
(9) MCKE on
Write “003F” to DRIC1 register ( 02h)
Write “0000” to DRIC2 register ( 04h)
Write “C124” to DRCA register ( 06h)
Write “C000” to DRIC register ( 00h)
(10) SDRAM initialization
(11) OCD adjustment and ODT setting (CHIP side)
(12) Shift to ODTCONT on (SDRAM side) and DDR2C
normal operation mode
Write “0001” to DROS register ( 60h)
Write “4000” to DRIC register ( 00h)
DRAM initialization completion
Refer to "13.7.2.1 SDRAM Initialization
Procedure" for detail
Refer to "13.7.2.2 OCD Adjustment Procedure"
for detail
Note: For the construction of 512M bit DDR2SDRAM
×
2
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...