26-11
MB86R02 ‘Jade-D’ Hardware Manual V1.64
26.10 Basic operation flow
Basic operation flow of ADC is shown below.
Set of ADCxCKSEL
Write "0x0 - 0x7" to ADCxCKSEL register
Power-on
After 16 ADC clocks, analog data is converted into digital
data.
In ADCxMODE = 2'b10 the wo inputs are sampled
interleaved.
Set of ADCxXPD
Write "0x1" to ADCxXPD register
(The polling of data starts)
* The data value is updated
only every 16 ADC clocks
though ADCxDATA register
can be read at any time.
In mode = 2'b10 every data
result is only sampled every
32 ADC clock cycles.
Set converted A/D data to ADCxDATA register. (A range of
data is "0x0 - 0x3FF")
The value of ADCxSTATUS register doesn't change if
ADCxSTATUS register is "0x1".
If ADCxSTATUS register is "0x0", the value of
ADCxSTATUS register becomes "0x1".
In ADCxMODE = 2'b10 the two inputs are sampled
interleaved.
INT clear?
INT
NO
YES
Set of ADCxSTATUS
Write "0x0" to ADCxSTATUS register
Set of ADCxMODE
Write "0x0 - 0x2" to ADCxMODE register
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...