18-88
MB86R02 ‘Jade-D’ Hardware Manual V1.64
L4M (L4 layer Mode)
Register
address
DisplayBaseA 0x70
Bit number
31
30 29 28 27 26 25 24 23 22 21 --- 17 16 15 14 13 12 11 10 9 8 ----
2 1 0
Bit field name
L4C
L4FLP
Reserved
L4W
Reserved
L4H
R/W
RW
RW
R0
RW
R0
RW
Initial value
0
0
0
X
0
X
Bit 11 to 0
L4H (L4 layer Height)
Specifies the height of the logic frame of the L4 layer in pixel units. Setting value + 1 is
the height
Bit 23 to 16
L4W (L4 layer memory Width)
Sets the memory width (stride) logic frame of the L4 layer in 64-byte units
Bit 30 and 29
L4FLP (L4 layer Flip mode)
Sets flipping mode for L4 layer
00
Displays frame 0
01
Displays frame 1
10
Switches frame 0 and 1 alternately for display
11
Reserved
Bit 31
L4C (L4 layer Color mode)
Sets the color mode for L4 layer
0
Indirect color (8 bits/pixel) mode ARGB
1
Direct color (16 bits/pixel) mode ARGB
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...