28-20
MB86R02 ‘Jade-D’ Hardware Manual V1.64
28.7.5 Basic reception operation
1 character
Mark state
Start bi t
Pari ty bi t
Data bi t
Stop bi t
UART_SI Nx
( DR)
D0
D1
D2
D3
D4
D5
PT
D0
PT
I NTR
XRXRDY
Thi s i s exampl e of the case, data bi t l ength i s 6 bi t and stop bi t l ength i s 2 bi t, and pari ty
APB CLK
Figure 28-6 Basic reception operation
After detecting received start bit ("L" level) from serial input (SIN) pin, the bit receiving next is
regarded as start bit of reception data.
Then, received data is sampled with reception clock, and stop bit is detected after receiving data
bit and parity bit. When transmission error occurs during that time, its factor (break detection,
flaming error, parity error, and overrunning error) is applied to each data in FIFO, and the status is
maintained. Status can be confirmed by CPU at the first data of FIFO.
When reception data ready interrupt is permitted, interrupt (INTR) pin becomes "H" and interrupt
occurs by reaching the data in reception FIFO to the trigger level. This interrupt is released when
the data in the FIFO becomes less than the trigger level, and interrupt (INTR) pin becomes "L".
XRXRDY is data ready signal that shows possible reception to DMA controller at using the
controller. Single transfer mode is supported when bit 3 of the FCR register is "0" and the
demand transfer mode is supported when the bit is "1".
When transmission baud rate of the other party and baud rate used by macro are within the
reception baud rate permissible error range, data is able to be received properly. Out of the
range causes reception error. Baud rate permissible error range that macro permits is as
follows.
104.1% > Macro baud rate (100%) > 95.3%
After reset (MR = 1), the time reaching to enable detection of start bit is 1/4 bit after DLL and DLM
are set.
Even if start bit (SIN=0) is received during this period, normal start bit detection is not performed.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...