34-14
MB86R02 ‘Jade-D’ Hardware Manual V1.64
34.4.4
I2C Bus Fast Mode I/O
Table 34-16 I
2
C I/O DC Characteristics
Parameter & Condition
Symbol
Standard Mode
Fast Mode (*1)
Unit
Min.
Max.
Min.
Max.
"L" level input voltage
VIL
-0.5
0.3 VDDE
-0.5
0.3 VDDE
V
"H" level input voltage
VIH
0.7 VDDE
(*2)
0.7 VDDE
(*2)
V
Schmitt trigger hysteresis
VDDE > 2[v]
Vhys
n/a
n/a
0.05 VDDE
–
V
"L" level output voltage
Sink current 3[mA]
VDDE > 2[v]
VOL1
0
0.4
0
0.4
V
Output slew rate (Tfall)
Bus capacitance 10[pF] ~ 400[pF]
VIH (min.) to VIL (max.)
tof
–
250
20 + 0.1Cb
(*3)
250
ns
Data line leakage
Input voltage 0.1 ~ 0.9 VDDE
(max.)
Ii
-10
10
-10
10
µ
A
I/O pin capacitance
Ci
–
10
–
10
pF
*1: The I
2
C Bus Fast Mode I/O buffer is downward compatible with standard mode.
*2: 90nm Technology: Complies with the maximum ratings 4[V].
*3: Cb: Capacitance for 1 bus line (Unit: pF).
*4: The I
2
C Bus Fast Mode I/O buffer itself has no function to prevent spike of 50ns pulse width (max.).
Therefore, provide any input filter to prevent spike for both internal and external semiconductor device.
Note:
External pin for I
2
C IO buffer is as follows.
I2C_SCL0, I2C_SDA0, I2C_SCL1, I2C_SDA1
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...