6-10
MB86R02 ‘Jade-D’ Hardware Manual V1.64
6.4.1.3 Parameter setting for SSCG-speed of 35KHz
Given:
SSCG_ FREQUENCY_OFFSET = 0(default),
SSCG_PEAK = 0(default)
SSCG_PERIOD_JITTER = 10 %(default)
SSCG_TYPE
SSCG_PERIOD SSCG_PERIOD_JITTER Modulation Peak % SSCG_STEP
3
Center spread
0x49
0x3B
0.5
0x1 04EB
1.0
0x209D6
1.5
0x3 0EC1
2.0
0x4 13AC
2.5
0x5 1897
3.0
0x6 1D82
2
Upspread
0x49
0x3B
0.5
0x8275
1.0
0x1 04EB
1.5
0x1 875F
2.0
0x209D6
2.5
0x2 8C49
3.0
0x3 0EC1
1
Downspread
0x49
0x3B
0.5
0x8275
1.0
0x1 04EB
1.5
0x1 875F
2.0
0x209D6
2.5
0x2 8C49
3.0
0x3 0EC1
Table 6-5 SSCG speed of 35KHz (refer to 666MHz PLL clock)
6.4.1.4 Parameter setting for SSCG-speed of 50KHz
Given:
SSCG_ FREQUENCY_OFFSET = 0(default)
SSCG_PEAK = 0(default)
SSCG_PERIOD_JITTER = 10 %(default)
SSCG_TYPE
SSCG_PERIOD SSCG_PERIOD_JITTER Modulation Peak % SSCG_STEP
3
Center spread
0x33
0x29
0.5
0x1 75A8
1.0
0x2 EB50
1.5
0x460F8
2.0
0x5D6A1
2.5
0x74C49
3.0
0x8C1F1
2
Upspread
0x33
0x29
0.5
0xBAD4
1.0
0x1 75A8
1.5
0x2 307C
2.0
0x2 EB50
2.5
0x3 A624
3.0
0x460F8
1
Downspread
0x33
0x29
0.5
0xBAD4
1.0
0x1 75A8
1.5
0x2 307C
2.0
0x2 EB50
2.5
0x3 A624
3.0
0x460F8
Table 6-6 SSCG speed of 50KHz (refer to 666MHz PLL clock)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...