9-7
MB86R02 ‘Jade-D’ Hardware Manual V1.64
9.4 Block diagram
The block diagram of IRC is shown in Figure 9-2.
ICR31
ICR00
ILM
TBR
VCT
ICRMN
IRQ assertion
IRQF
IRQM
DICR1, 0
FIQ
Compare
Level determination
IRQ vector generation
Display of accepted ICR level
IRQ assertion flag
Interrupt factor 00
FIQ
Cancellation of
STOP/SLEEP
mode
IRQTEST
IRQ interrupt control section
HRCL
Compare
Bus request
cancel request
Bus request cancel request
Timing
control
FIQTEST
Interrupt factor 29
Figure 9-2 Block diagram of IRC
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...