27-18
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit field
Description
No.
Name
7-6
(Reserved) Reserved bits.
The write access is ignored. The read value of these bits is always "0".
5-4
RPTMR[1:0] This is packet reception completion timer setting bit which sets time-out value of the internal
reception completion timer.
Reception FIFO is not empty and number of its data is smaller than threshold value: The
timer always counts up
Reception FIFO is empty or the data value is threshold value or more: The timer is cleared.
When the timer becomes time-out, EOPI bit of STATUS register is set to "1".
The timer becomes "00" by software reset.
00 0 (the timer is not in operation)
01 54000 AHB clock cycles
10 108000 AHB clock cycles
11 216000 AHB clock cycles
3-0
RFTH[3:0]
Threshold value of reception FIFO is set.
Number of reception word written to reception FIFO is threshold value or more and RXFIM is
"0": Interrupt to CPU occurs
Number of reception word written to reception FIFO is threshold value or more and RXFDM is
"0": DMA is requested to DMAC
RFTH is set according to the following expressions.
RFTH = Reception FIFO threshold – 1
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...