MB86R02 ‘Jade-D’ Hardware Manual V1.64
23-6
23.6.4
Register Description
SWReset
Register address
BaseA 0
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SWReset
R/W
RW
Reset value
0
H
SW reset
Bit 0
SWReset
sw reset (flush all FIFOs)
RldCfg
Register address
BaseA 4
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7 6 5 4 3 2 1 0
Field name
AlignMode
BPP
R/W
RW
RW
Reset value
0
H
0
H
general configuration register
Bit 8
AlignMode
output data format 0b=bit alligned output 1b=word (32bit) alligned output
Bit 2 - 0
BPP
Bit per pixel, 000b=1, 001b=2, 010b=4, 011b=8, 100b=16, 101b=24, 110b=32 others=reserved
StrideCfg0
Register address
BaseA 8
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
StrideEn
R/W
RW
Reset value
0
H
Stride general configuration register
Bit 0
StrideEn
Enable for output data stride alligned, 0b=disabled (no observation of LineLength and Stride, needed for 4x4 1bpp sprites),
1b=enabled
StrideCfg1
Register address
BaseA C
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
Stride
LineLength
R/W
RW
RW
Reset value
0
H
0
H
Line / Stride Length
Bit 31 - 16
Stride
Stride: number of byte -1 (must to be 4byte aligned)
Bit 13 - 0
LineLength
number of bytes per line - 1 (must to be 4byte aligned)
BYTECNT
Register address
BaseA 10
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
ByteCnt
R/W
RW
Reset value
0
H
Target number of decompressed bytes
Bit 31 - 0
ByteCnt
Target number of decompressed bytes
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...