17-32
MB86R02 ‘Jade-D’ Hardware Manual V1.64
config_byte_9
Bit
init
ial
Name
Description
7
0
cfg_trigger_active_length[6]
APIX PHY (Soft IP): configures high pulse
width of signal 'sbdown_trigger' (multiples
of core clk cycle)
0: 1 cycle
1: 2 cycles (default)
2: 3 cycles
...
71: 72 cycles
6
0
cfg_trigger_active_length[5]
5
0
cfg_trigger_active_length[4]
4
0
cfg_trigger_active_length[3]
3
0
cfg_trigger_active_length[2]
2
0
cfg_trigger_active_length[1]
1
1
cfg_trigger_active_length[0]
0
0
reserved
do not change
Table 17-4 TX config_byte_9
config_byte_10
Bit
init
ial
Name
Description
7
0
cfg_trigger_offset[6]
APIX PHY (Soft IP): configure start position
of signal 'sbdown_trigger' (multiples of core
clk cycle relative to “strobe position”)
0: 0 cycles (“strobe”)
1: 1 cycle (“request”)
1: 2 cycles
...
71: 71 cycles
6
0
cfg_trigger_offset[5]
5
0
cfg_trigger_offset[4]
4
0
cfg_trigger_offset[3]
3
0
cfg_trigger_offset[2]
2
0
cfg_trigger_offset[1]
1
1
cfg_trigger_offset[0]
0
0
reserved
do not change
Table 17-5 TX config_byte_10
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...