29-29
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.8.8 Initialization
Start
Slave address setting
Clock frequency setting
Macro enable setting
Interrupt setting
End
I2CxADR ( 0Ch): Write
I2CxCCR ( 08h): Write
CS[4:0]: Write
EN: 1 write
I2CxBCR ( 04h): Write
BER: 0 write
BEIE: 1 write
INT: 0 write
INTE: 1 write
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...