26-7
MB86R02 ‘Jade-D’ Hardware Manual V1.64
26.9.3
ADCx data register (ADCxDATA)
This register is to store A/D converted data.
Address
instance 0
:
FFF 00
H
instance 1
:
FFF 00
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
DATA1[9:0]
R/W
R0
R0
R0
R0
R0
R0
R
R
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
DATA0[9:0]
R/W
R0
R0
R0
R0
R0
R0
R
R
R
R
R
R
R
R
R
R
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-26
(Reserved)
It is a reserved bit.
Write access is ignored. Read value of these bits is always “0”.
25-16
DATA1[9:0]
Output data from A/D converter input 1 is stored with polling operation.
When power down mode is set to release at ADCx power down control register
(ADCxXPD), data is imported to this register.
15-10
(Reserved)
It is a reserved bit.
Write access is ignored. Read value of these bits is always “0”.
9-0
DATA0[9:0]
Output data from A/D converter input 0 is stored with polling operation.
When power down mode is set to release at ADCx power down control register
(ADCxXPD), data is imported to this register.
26.9.4
ADCx mode register (ADCxMODE)
This register is to set the sampling mode.
Address
instance 0
:
FFF 04
H
instance 1
:
FFF 04
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
R/W
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
(Reserved)
MODE[1:0]
R/W
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R0
R/W R/W
Initial value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Description
No.
Name
31-2
(Reserved)
It is a reserved bit.
Write access is ignored. Read value of these bits is always “0”.
1-0
MODE[1:0]
Sample Mode. If it is 2’b00, only input 0 is continuously sampled, if it is 2’b01, only input 1
is continuously sampled, if it is 2’b10, both inputs are continuously sampled interleaved,
setting 2’b11 is reserved
26.9.5
ADCx power down control register (ADCxXPD)
This register is to control A/D converter operation.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...