17-16
MB86R02 ‘Jade-D’ Hardware Manual V1.64
17.4 Description of APIX Ashell and APIX PHY configuration bytes
17.4.1 RX
config_byte_1
Bit
init
ial
Name
Description
7
0
cfg_up_clk_divider[1]
APIX PHY
upstream channel bandwidth setting
bandwidth mode of downstream link
1000 Mbit/s
125 MBit/s
500 Mbit/s
00: not applicable 62.50 MBit/s
1
01: 62.50 MBit/s 31.25 MBit/s
10: 41.67 MBit/s 20.83 MBit/s
11: 31.25 MBit/s
not applicable
Note
: upstream bandwidth setting has to match
related transmitter device configuration
6
0
cfg_up_clk_divider[0]
5
1
reserved
reserved
4
1
reserved
3
1
reserved
2
1
reserved
1
0
reserved
0
1
cfg_sbup_smode
APIX PHY
relation of upstream sideband data to core
clock of APIX PHY
0: asynchronous, 1: synchronous
Table 17-2 RX config_byte_1
1
If a setup with the external AShell is used and the external AShell is running with a 62.5 MHz core
clock, then the 62.5MBit/s upstream channel bandwidth for half and low bandwidth mode is not
supported.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...