MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-32
Ch9
G5
G5
Ch10
G6
G6
Ch11
G7
G7
Ch12
B2
B2
Ch13
B3
B3
Ch14
B4
B4
Ch15
B5
B5
Ch16
B6
B6
Ch17
B7
B7
Ch18
0
0
Ch19
0
0
Ch20
0
0
Ch21
0
0
Ch22
0
0
Ch23
0
0
Table 22-4 Bitmapping TTL 6bpc
22.5.2.4
Timing Signal Module (TSIG)
22.5.2.4.1
Block Diagram
The following block diagram shows the functional design of the TSIG module (note the stages).
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...