13-15
MB86R02 ‘Jade-D’ Hardware Manual V1.64
13.6.10
DRAM CTRL FIFO register (DRCF)
This is DDR2C's internal FIFO control related register.
Address
F300_0000
H
+ 20
H
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
*1
-
-
-
-
-
-
-
-
-
-
FIFO_CNT
R/W
R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W R/W
R/W
Initial value
0
X
X
X
X
X
X
X
X
X
X
1
0
1
1
0
*1: FIFO_ARB
Bit field
Description
No.
Name
15
FIFO_ARB
Capture bandwidth is improved.
0
Default
1
Capture bandwidth is improved.
14-5
(Reserved)
Reserved bits.
Write access is ignored.
4-0
FIFO_CNT
FIFO FULL count.
This is number of stage setting of address FIFO (FULL condition.)
When picture flickers due to AXI access latency at using display and capture, it is
recovered by reducing number of FIFO stage and decreasing AXI bus latency.
Bit[4:0]
Address FIFO number of
stage
00
H
- 01
H
-
Reserved (setting
prohibited)
02
H
8
03
H
9
04
H
10
05
H
11
06
H
12
07
H
13
08
H
14
09
H
15
0A
H
16
0B
H
17
0C
H
18
0D
H
19
0E
H
20
0F
H
21
10
H
22
11
H
23
12
H
24
13
H
25
14
H
26
15
H
27
16
H
28
(Initial value)
17
H
- 1F
H
-
Reserved (setting
prohibited)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...