34-31
MB86R02 ‘Jade-D’ Hardware Manual V1.64
RSCK (pin DISP[j])
Register DIR_Pin_ctrl[j].Delay=0
RSCKH
RSCKL
50%
RSDAT (pins DISP[i])
Registers DIR_Pin_ctrl[i].Delay=1
RSHD
RSSU
RSHD
RSSU
0V diff.
Pins TSIG[i]
Register Dir_SSwitch.SSwitch =0
TSIGHD
TSIGSU
TTL
diff.
Figure 34-2234-23, RSDS operation Output Timing
TTLCK (pin DISP[j])
Register DIR_Pin_ctrl[j].Delay=0
TTLCKH
TTLCKL
50%
TTLDAT (pins DISP[i])
Registers DIR_Pin_ctrl[i].Delay=0
DISPHD
DISPSU
Pins TSIG[i]
Register Dir_SSwitch.SSwitch =0
TSIGHD
TSIGSU
Figure 34-2434-25, TTL operation output timing (1)
TTLCKH
TTLCKL
50%
TTLDAT (pins DISP[i])
Registers DIR_Pin_ctrl[i].Delay=0
DISPHD
DISPSU
Pins TSIG[i]
Register Dir_SSwitch.SSwitch =0
TSIGHD
TSIGSU
TTLCK (pin DISP[j])
Register DIR_Pin_ctrl[j].Delay=0
Register DIR_Pin_Ctrl[j].Polarity=1
Figure 34-2634-27, TTL operation output timing (2)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...