30-4
MB86R02 ‘Jade-D’ Hardware Manual V1.64
30.6 Registers
This section describes the SPI registers.
30.6.1 Register list
SPI is controlled by the following registers as shown in Table 30-1.
Table 30-1 SPI register list
Address
Register
Abbreviation
Description
Base
Offset
FFF4_0000
H
+ 00
H
SPI 0 control register
SPI0CR
For general SPI settings
+ 04
H
SPI 0 slave control register
SPI0SCR
This sets SPI slave fixed setting
+ 08
H
SPI 0 data register
SPI0DR
This writes and reads data to be
transmitted/received to SPI slave
+ 0C
H
SPI 0 status register
SPI0SR
This maintains SPI state
Address
Register
Abbreviation
Description
Base
Offset
FFF4_5000
H
+ 00
H
SPI 1 control register
SPI1CR
For general SPI settings
+ 04
H
SPI 1 slave control register
SPI1SCR
This sets SPI slave fixed setting
+ 08
H
SPI 1 data register
SPI1DR
This writes and reads data to be
transmitted/received to SPI slave
+ 0C
H
SPI 1 status register
SPI1SR
This maintains SPI state
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...