29-22
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.8.2 Stop condition
If a "0" is written to the MSS bit on master operation (MSS = 1), a stop condition occurs and the mode
changes to 'slave mode'. The following show the generation of a stop condition.
Writing a "0" to the MSS bit in interrupt status (MSS = 1 & BB = 1 & INT = 1 & AL = 0) on bus master.
Writing a "1" to the MSS bit in states other than the above is ignored.
Stop condition on the I
2
C bus
Changing the SDA line from "0" to "1" while the SCL line is "1" is called the 'stop condition'.
I2C_SDAx
I2C_SCLx
Stop condition
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...