5-6
MB86R02 ‘Jade-D’ Hardware Manual V1.64
The following table shows the correlation between the reset sources and reset output signals.
Table 5-2 Correlation between reset sources and reset output signals
Reset output
Reset source
External reset
Software reset
Input XSRST
XTRST
Watchdog reset
HRESETn
Asserted
Asserted
Asserted
Not asserted
Asserted
Output XSRST
Asserted
Asserted
Not asserted
Not asserted
Asserted
Internal XTRST
Asserted
Not asserted
Not asserted
Asserted
Not asserted
CRSTn
Asserted
Not asserted
Asserted
Not asserted
Asserted
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...