29-31
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.8.10
One byte transfer from slave to master
Start
Start condition
Address data transfer
Acknowledge
Interrupt
Data transfer
Negative acknowledge
Interrupt
Stop condition
End
Master
I2CxDAR ( 10h): Write
MSS: 1 write
BB set and TRX set
LRB reset
Slave
INT set and TRX reset
ACK: 0 write
INT: 0 write
INT set
I2CxDAR: Read
LRB set and TRX set
INT set and TRX set
I2CxDAR(10h): Write
INT: 0 write
MSS: 0 write
INT reset
BB reset and TRX reset
AAS set
BB set and TRX reset
INT set
INT: 0 write
BB reset and TRX reset
AAS reset
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...