9-16
MB86R02 ‘Jade-D’ Hardware Manual V1.64
9.5.3 IRQ mask register (IRQM)
The IRQM register controls the mask of the assert of the IRQ interrupt.
Address
IRC0:
FFFF_FE00
H
or FFFE_8000
H
+ 04
H
IRC1: FFFB_0000
H
+ 04
H
IRC2: FFFB_1000
H
+ 04
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
IRQM
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
Bit field
Explanation
Number
Name
31-1
-
It is an unused bit.
The write access is ignored. The read value of these bits is undefined.
0
IRQM
The mask does the assert of the IRQ interrupt.
0 The assert of IRQ can certain the mask.
1 The assert of IRQ is valid.
This bit is initialized by reset by "0".
9.5.4 Interrupt level mask register (ILM)
The ILM register sets the interrupt level said to be valid from the ARM core. The interrupt controller
notifies the ARM core the IRQ interrupt when the IRQ interrupt source is larger than the set value of
this register.
" Interrupt level of ICR register > Interrupt level of ILM register" -> Generated IRQ interrupt
Address
IRC0:
FFFF_FE00
H
or FFFE_8000
H
+ 08
H
IRC1: FFFB_0000
H
+ 08
H
IRC2: FFFB_1000
H
+ 08
H
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
-
-
-
-
-
-
-
-
-
-
-
-
ILM3 ILM2 ILM1 ILM0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value
X
X
X
X
X
X
X
X
X
X
X
X
1
1
1
1
Bit field
Explanation
Number
Name
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...