30-7
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit field
Description
No.
Name
0
CPHA
Timing of I/O serial data (DI/DO) and serial clock (SCK) are specified.
Timing at CPHA = 0 or 1, and CPOL = 0 is shown in Figure 30-4
Timing at CPHA = 0 or 1, and CPOL = 1 is shown in Figure 30-5
SPI_SCK
(CPHA=0)
SPI_SCK
(CPHA=1)
SPI_DI Shift in
SPI_DI Shift out
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
Figure 30-4 Timing of serial data and serial clock (at CPOL = 0)
SPI_SCK
(CPHA=0)
SPI_SCK
(CPHA=1)
SPI_DI Shift in
SPI_DI Shift out
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
Figure 30-5 Timing of serial data and serial clock (at CPOL = 1)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...