MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-39
22.5.2.6.2
Pin mapping “Bypass Mode Control Signals”
Input
Output
HSYNC0
TSG_0
VSYNC0
TSG_1
DE0
TSG_2
GV0
TSG_3
HSYNC0
TSG_4
VSYNC0
TSG_5
DE0
TSG_6
GV0
TSG_7
HSYNC0
TSG_8
VSYNC0
TSG_9
DE0
TSG_10
GV0
TSG_11
-
TSG_12
22.5.2.7
AC Characteristics
Symbol
Description
Unit
min
typ
max Condition
RSDS operation mode
RSSU
setup time
ns
4.0
C_L=5pF, Delay[i]=1
RSHD
hold time
ns
4.0
C_L=5pF, Delay[i]=1
f_RSCK
Frequency
MHz
42.0
t_RSCK
period
ns
23.810
RSCKH
High Period
ns
10.405
C_L=5pF
RSCKL
Low Period
ns
10.405
C_L=5pF
Duty cycle
%
48
50
52
RSTr/f
Rise/Fall Time
ns
1.5
TSIGSU
setup time
ns
9.0
C_L=15pF, SSWITCH[i]=0
TSIGHD
hold time
ns
9.0
C_L=15pF, SSWITCH[i]=0
TTL operation mode
DISPSU
setup time
ns
4.0
C_L=5pF, Delay[i]=0
DISPHD
hold time
ns
4.0
C_L=5pF, Delay[i]=0
f_TTLCK
Frequency
MHz
42.0
t_TTLCK
period
ns
23.810
TTLCKH
High Period
ns
10.405
C_L=5pF
TTLCKL
Low Period
ns
10.405
C_L=5pF
Duty cycle
%
48
50
52
t_rise/fall
Rise/Fall Time
ns
1.5
TSIGSU
setup time
ns
4.0
C_L=5pF, SSWITCH[i]=0
TSIGHD
hold time
ns
4.0
C_L=5pF, SSWITCH[i]=0
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...