18-51
MB86R02 ‘Jade-D’ Hardware Manual V1.64
V S Y N C
HS
Y
NC
R G B H S T
R G B V S T
R G B H E N ( ~ 8 4 0 )
R G B V E N
( ~ 4 0 9 6 )
c aptured
R G B H C
RGBHC
RGB input Hsync Cycle
RGBHST
RGB input Horizontal enable area STart position
RGBHEN
RGB input Horizontal enable area size
RGBVST
RGB input Vertical ENable area STart position
RGBVEN
RGB input Vertical ENable area size
Note:
The actual parameter settings are slightly different from the above. For details, please
refer to the exact register descriptions.
e) Convert Matrix Coefficient
In order to change the color conversion matrix, configure RGBCMY, RGBCb, RGBCr and
RGBCMb.
Note:
The maximum horizontal enable area size (RGBHEN) which can be captured is 840
pixels. This restriction is due to the line buffer size in each video capture module.
18.7.5.3
Input Operation
When handling RGB input, the synchronization of data is realized using the VSYNC and SYNCI
signals which are input with the RI, GI and BI data.
(1) HSYNCI Polarity
Both the positive and negative edges of VINHSYNCn can be used as a horizontal sync. This is
determined using the RGBS (RGB Input Sync) register setup: HSYNCI Polarity (HP). Input a signal
of 1 or more CCLK0/1 –(840
+α) CCLK0/1cycles.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...