27-32
MB86R02 ‘Jade-D’ Hardware Manual V1.64
(2) Reception word alignment
Figure 27-5 Reception word line chart
This chart shows word line example of when word length is 8.
The word received from serial bus is always written to reception FIFO after right-justified.
Therefore, read access should be performed from AHB bus to RXFDAT in order to read as
follows:
Word length
•
8 or less:
Byte 0
•
9 – 16:
Half word 0
•
17 – 32: All words.
MSB First
LSB First
Serial data input pin's shifting direction
B0B1B2B3B4B5B6B7
B7B6B5B4B3B2B1B0
B7B6B5B4B3B2B1B0
0
1
MLSB
Bit extension and right justification
BEXT = 1
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
LSB
BEXT = 1
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
LSB
BEXT = 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1
LSB
BEXT = 0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
LSB
Write to reception FIFO
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RXFDAT
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...