18-138
MB86R02 ‘Jade-D’ Hardware Manual V1.64
18.8 Timing Diagrams
18.8.1 Display Timing Diagram
18.8.1.1
Non-interlace mode
VDP+1 rasters
VSYNC
HSYNC
VSP+1 rasters
VTR+1 rasters
VSW+1 rasters
HDP+1 clocks
HSP+1 clocks
HTP+1 clocks
HSW+1 clocks
HSYNC
Ri
/
Gi
/
Bi
Assert Frame Interrupt
Assert Vsync Interrupt
Latency
[
13 clocks
DISPE
Ri/Gi/Bi
DISPE
DCLKO
0
1
2
n
−
1
n
−
2
n=HDP+1
Ri/Gi/Bi
Non-interlace Timing
In the above diagram, VTR, HDP, etc., are the setting values of their associated registers.
The VSYNC/frame interrupt is asserted when display of the last raster ends. When updating
display parameters, synchronize with the frame interrupt so no display disturbance occurs.
Calculation for the next frame is started immediately after the vertical synchronization pulse is
asserted, so the parameters must be updated by the time that calculation is started.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...