MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-17
DIR_SMx0Sigs
Register
address
BaseA 4C8
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field name
SMX0SIGS_S4
SMX0SIGS_S3
SMX0SIGS_S2
SMX0SIGS_S1
SMX0SIGS_S0
R/W
RW
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
0
H
Sync mixer 0 signal selection
Bit 14 - 12 SMX0SIGS_S4
select 4 000b=const zero,001b=sync sequencer output, 010b...111b sync pulse generator output
Bit 11 - 9
SMX0SIGS_S3
select 3
Bit 8 - 6
SMX0SIGS_S2
select 2
Bit 5 - 3
SMX0SIGS_S1
select 1
Bit 2 - 0
SMX0SIGS_S0
select 0
DIR_SMx0FctTable
Register address
BaseA 4CC
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SMXFCT0
R/W
RW
Reset value
0
H
Sync mixer output = function table [a] a = s4*24+s3*23+s2*22+s1*21+s0*20
Bit 31 - 0
SMXFCT0
Sync mixer 0 function table
DIR_SMx1Sigs
Register
address
BaseA 4D0
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field name
SMX1SIGS_S4
SMX1SIGS_S3
SMX1SIGS_S2
SMX1SIGS_S1
SMX1SIGS_S0
R/W
RW
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
0
H
Sync mixer 1 signal selection
Bit 14 - 12 SMX1SIGS_S4
select 4 000b=const zero,001b=sync sequencer output, 010b...111b sync pulse generator output
Bit 11 - 9
SMX1SIGS_S3
select 3
Bit 8 - 6
SMX1SIGS_S2
select 2
Bit 5 - 3
SMX1SIGS_S1
select 1
Bit 2 - 0
SMX1SIGS_S0
select 0
DIR_SMx1FctTable
Register address
BaseA 4D4
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SMXFCT1
R/W
RW
Reset value
0
H
Sync mixer output = function table [a] a = s4*24+s3*23+s2*22+s1*21+s0*20
Bit 31 - 0
SMXFCT1
Sync mixer 0 function table
DIR_SMx2Sigs
Register
address
BaseA 4D8
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Field name
SMX2SIGS_S4
SMX2SIGS_S3
SMX2SIGS_S2
SMX2SIGS_S1
SMX2SIGS_S0
R/W
RW
RW
RW
RW
RW
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...