9-13
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Address
Register name
Abbreviation
Explanation
Base
Offset
+ 5C
H
Interrupt control register 11
ICR11
The level of the IRQ11 (SIG ch 1)
+ 60
H
Interrupt control register 12
ICR12
The level of the IRQ12 (RHlite Ch0 outbound ready)
+ 64
H
Interrupt control register 13
ICR13
The level of the IRQ13 (RHlite Ch0 inbound ready)
+ 68
H
Interrupt control register 14
ICR14
The level of the IRQ14 (RHlite Ch0 link error)
+ 6C
H
Interrupt control register 15
ICR15
The level of the IRQ15 (RHlite Ch0 FIFO error)
+ 70
H
Interrupt control register 16
ICR16
The level of the IRQ16 (RHlite Ch1 outbound ready)
+ 74
H
Interrupt control register 17
ICR17
The level of the IRQ17 (RHlite Ch1 inbound ready)
+ 78
H
Interrupt control register 18
ICR18
The level of the IRQ18 (RHlite Ch1 link error)
+ 7C
H
Interrupt control register 19
ICR19
The level of the IRQ19 (RHlite Ch1 FIFO error)
+ 80
H
Interrupt control register 20
ICR20
The level of the IRQ20 (RHlite Ch0 event 127:0)
+ 84
H
Interrupt control register 21
ICR21
The level of the IRQ21 (RHlite Ch1 event 127:0)
+ 88
H
Interrupt control register 22
ICR22
RESERVED
+ 8C
H
Interrupt control register 23
ICR23
RESERVED
+ 90
H
Interrupt control register 24
ICR24
RESERVED
+ 94
H
Interrupt control register 25
ICR25
RESERVED
+ 98
H
Interrupt control register 26
ICR26
RESERVED
+ 9C
H
Interrupt control register 27
ICR27
RESERVED
+ A0
H
Interrupt control register 28
ICR28
RESERVED
+ A4
H
Interrupt control register 29
ICR29
RESERVED
+ A8
H
Interrupt control register 30
ICR30
RESERVED
+ AC
H
Interrupt control register 31
ICR31
RESERVED
1) Ch0 TX ready: Successfull handover of data at the outbound interface = OutFIFO empty
(transition to empty)
2) Ch0 RX ready: Valid Data is received at inbound interface. Data is ready for read
3) Ch1 TX ready: Successfull handover of data at the outbound interface= OutFIFO empty
(transition to empty)
4) Ch1 RX ready: Valid Data is received at inbound interface. Data is ready for read
5) Ch0 Link Error: Ashell reports fatal condition
6) Ch1 Link Error: Ashell reports fatal condition
7) Ch0 Error: Reception FIFO over/underflow, Outbound error (write during busy)
8) Ch1 Error: Reception FIFO over/underflow, Outbound error (write during busy=OutFIFO
overflow)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...