18-117
MB86R02 ‘Jade-D’ Hardware Manual V1.64
L0PAL0-255 (L0 layer Palette 0-255)
Register
address
DisplayBaseA 0x400 ~ DisplayBaseA 0x7FF
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Bit field name
A
R
G
B
R/W
RW
R0
RW
R0
RW
R0
RW
R0
Initial value
X
0000000
X
00
X
00
X
00
These are color palette registers for L0 layer and cursors. In the indirect color mode, a color code
in the display frame indicates the palette register number and the color information set in that
register is applied as the display color of that pixel. This register corresponds to the CPALn register
for previous products.
Bit 7 to 2
B (Blue)
Sets blue color component
Bit 15 to 10
G (Green)
Sets green color component
Bit 23 to 18
R (Red)
Sets red color component
Bit 31
A (Alpha)
Specifies whether or not to perform blending with lower layers when the blending mode
is enabled.
0
Blending not performed even when blending mode enabled
Overlay is performed via transparent color.
1
Blending performed
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...