17-5
MB86R02 ‘Jade-D’ Hardware Manual V1.64
17.3.3 Register Summary
Address
Register Name
Description
Base a 0
H
CH0CFG
Channel 0 Config
Base a 4
H
T0CFG0
Channel 0 TX APIX configuration byte 1-4
Base a 8
H
T0CFG1
Channel 0 TX APIX configuration byte 5-8
Base a C
H
T0CFG2
Channel 0 TX APIX configuration byte 9-11
Base a 10
H
T0CFG3
Channel 0 TX APIX SHELL configuration byte1-4
Base a 14
H
T0CFG4
Channel 0 TX APIX configuration
Base a 18
H
T0CTRL
Channel 0 TX control
Base a 1C
H
T0STS0
Channel 0 TX status register 0
Base a 20
H
T0STS1
Channel 0 TX status register 1
Base a 24
H
R0CFG0
Channel 0 RX APIX configuration byte 1-4
Base a 28
H
R0CFG1
Channel 0 RX APIX configuration byte 5-7
Base a 2C
H
R0CFG2
Channel 0 RX APIX SHELL configuration byte 1-4
Base a 34
H
R0CTRL
Channel 0 RX control
Base a 38
H
R0STS0
Channel 0 RX status register 0
Base a 3C
H
R0STS1
Channel 0 RX status register 1
Base a 40
H
CH1CFG
Channel 1 Config
Base a 44
H
T1CFG0
Channel 1 TX APIX configuration byte 1-4
Base a 48
H
T1CFG1
Channel 1 TX APIX configuration byte 5-8
Base a 4C
H
T1CFG2
Channel 1 TX APIX configuration byte 9-11
Base a 50
H
T1CFG3
Channel 1 TX APIX SHELL configuration byte1-4
Base a 54
H
T1CFG4
Channel 1 TX APIX configuration channel 1
Base a 58
H
T1CTRL
Channel 1 TX control
Base a 5C
H
T1STS0
Channel 1 TX status register 0
Base a 60
H
T1STS1
Channel 1 TX status register 1
Base a 64
H
R1CFG0
Channel 1 RX APIX configuration byte 1-4
Base a 68
H
R1CFG1
Channel 1 RX APIX configuration byte 5-7
Base a 6C
H
R1CFG2
Channel 1 RX APIX SHELL configuration byte 1-4
Base a 74
H
R1CTRL
Channel 1 RX 0 control
Base a 78
H
R1STS0
Channel 1 RX status register 0
Base a 7C
H
R1STS1
Channel 1 RX status register 1
Base a 100
H
COMPHYCFG0 Common APIX configuration 0
Base a 104
H
COMPHYCFG1 Common APIX configuration 1
Base a 10C
H
APPLLCFG
PLL/Oscillator configuration
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...