7-16
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit field
Function
Number
Name
Note: 1Cycle is AXI 1Clock.
7-4
PrimaryAHB_RWAI
T (Write Wait)
The Wait time of AXI Write BUS of AHB2AXI Bridge (between the transactions) can be set by this
bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Note: 1Cycle is AXI 1Clock.
3-0
PrimaryAHB_WWAI
T (Read Wait)
The Wait time of AXI Read BUS of AHB2AXI Bridge (between the transactions) can be set by this
bit.
This setting can set even 0H(No Wait) - FH(15Cycle Wait).
The initial value is 0H(No Wait).
Note: 1Cycle is AXI 1Clock.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...