27-17
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Bit field
Description
No.
Name
24
TXFIM
This is transmission FIFO interrupt mask bit.
It becomes "1" by software reset.
0 Interrupt to CPU by TXFI of STATUS register is not masked
1 Interrupt to CPU by TXFI of STATUS register is masked
23-22
(Reserved) Reserved bits.
The write access is ignored. The read value of these bits is always "0".
21
RBERM
This is interrupt mask bit of reception channel block size error.
It becomes "1" by software reset.
0 Interrupt to CPU by RBERR of STATUS register is not masked
1 Interrupt to CPU by RBERR of STATUS register is masked
20
RXUDM
This is reception underflow interrupt mask bit.
It becomes "1" by software reset.
0 Interrupt to CPU by RXUDR of STATUS register is not masked
1 Interrupt to CPU by RXUDR of STATUS register is masked
19
RXOVM
This is interrupt mask bit of reception FIFO overflow.
It becomes "1" by software reset.
0 Interrupt to CPU by RXOVR of STATUS register is not masked
1 Interrupt to CPU by RXOVR of STATUS register is masked
18
EOPM
This is interrupt mask bit by EOPI of STATUS register.
It becomes "1" by software reset.
0 Interrupt to CPU by EOPI of STATUS register is not masked
1 Interrupt to CPU by EOPI of STATUS register is masked
17
RXFDM
This is reception DMA request mask bit.
It becomes "1" by software reset.
0 DMA transfer is requested when reception data written to reception FIFO is
threshold value or more
1 DMA transfer is not requested though reception data written to reception
FIFO is threshold value or more
16
RXFIM
This is reception FIFO interrupt mask bit.
It becomes "1" by software reset.
0 Interrupt to CPU by RXFI of STATUS register is not masked
1 Interrupt to CPU by RXFI of STATUS register is masked
15-12
(Reserved) Reserved bits.
The write access is ignored. The read value of these bits is always "0".
11-8
TFTH[3:0]
Threshold value of transmission FIFO is set.
Empty space of transmission FIFO is threshold value or more and TXFIM is "0": Interrupt to
CPU occurs
Empty space of transmission FIFO is threshold value or more and TXFDM is "0": DMA is
requested to DMAC
TFTH is set according to the following expressions.
TFTH = Transmission FIFO threshold – 1
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...