28-4
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Channel
Address
Register
Description
URT3DLL
Divider latch (low order byte) register that is valid in DLAB = 1
UART ch3
FFF51004h
URT3IER
Interrupt enable that is valid in DLAB = 0.
URT3DLM
Divider latch (high order byte) register that is valid in DLAB = 1
FFF51008h
URT3IIR
Interrupt ID register (read only)
URT3FCR
FIFO control (write only)
FFF5100Ch URT3LCR
Line control register
FFF51010h
URT3MCR Modem control register
FFF51014h
URT3LSR
Line status register (read only)
FFF51018h
URT3MSR Modem status register (read only)
UART ch4
FFF43000h
URT4RFR
Reception FIFO register (read only) that is valid in DLAB = 0
URT4TFR
Transmission FIFO register (write only) that is valid in DLAB = 0
URT4DLL
Divider latch (low order byte) register that is valid in DLAB = 1
FFF43004h
URT4IER
Interrupt enable that is valid in DLAB = 0.
URT4DLM
Divider latch (high order byte) register that is valid in DLAB = 1
FFF43008h
URT4IIR
Interrupt ID register (read only)
URT4FCR
FIFO control (write only)
FFF4300Ch URT4LCR
Line control register
FFF43010h
URT4MCR Modem control register
FFF43014h
URT4LSR
Line status register (read only)
FFF43018h
URT4MSR Modem status register (read only)
UART ch5
FFF44000h
URT5RFR
Reception FIFO register (read only) that is valid in DLAB = 0
URT5TFR
Transmission FIFO register (write only) that is valid in DLAB = 0
URT5DLL
Divider latch (low order byte) register that is valid in DLAB = 1
FFF44004h
URT5IER
Interrupt enable that is valid in DLAB = 0.
URT5DLM
Divider latch (high order byte) register that is valid in DLAB = 1
FFF44008h
URT5IIR
Interrupt ID register (read only)
URT5FCR
FIFO control (write only)
FFF4400Ch URT5LCR
Line control register
FFF44010h
URT5MCR Modem control register
FFF44014h
URT5LSR
Line status register (read only)
FFF44018h
URT5MSR Modem status register (read only)
DLAB: Bit7 of Line control register (LCR)
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...