29-23
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.8.3 Addressing
In master mode, the status is set to BB = "1" and TRX = "1" after a start condition occurs and the
contents of the I2CxDAR register are output starting with the MSB. When an acknowledge is received
from the slave after sending the address data, bit 0 of its data (I2CxDAR register’s bit 0 after
transmission) is reversed and stored in the TRX bit.
In slave mode, the status is set to BB = "1" and TRX = "0" after a start condition occurs and transmission
data from the master is received in the I2CxDAR register. After receiving the address data, the
I2CxDAR and I2CxADR registers are compared. If they match the status is set to AAS = "1" and an
acknowledge is sent to the master. Then bit 0 of the reception data (I2CxDAR register’s bit 0 after
reception) is stored in the TRX bit.
Example of a slave address transmission
Target slave address: 0x76 (Slave ADR register)
Send: 0xEC (Master DAR register)
Explanation: b1110 1100 (0xEC) is derived from b0111 0110 (0x76), left-shifted by 1 bit with a '0' added
as the LSB (see also format description below).
Transfer format of slave address
The transfer format of the slave address is shown below.
MSB
LSB
Slave address
R/
+
A6
A0
A5
A1
A4
A2
A3
ACK
Map of slave address
The slave address map is shown below.
Slave address
R/W
Description
0000 000
0
General call address
0000 000
1
Start byte
0000 001
X
CBUS address
0000 010
X
Reserved
0000 011
X
Reserved
0000 1XX
X
0001 XXX
1110 XXX
X
Available slave address
1111 0XX
X
10 bit slave address (*1)
1111 1XX
X
Reserved
*1: This module does not support a 10 bit slave address
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...