29-2
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.3 Block diagram
Figure 29-1 shows a block diagram of the I
2
C modules.
Start condition/Stop condition
detector
Arbitration lost
detector
Start condition/Stop condition
detector
Shift Clock
generator
I2C_SDA0
I2C_SCL0
Noise
filter
I2C
×
ADR
APB bus
I2C module 0
I2C module 1
I2C_SDA1
I2C_SCL1
MB86R01
Comparator
I2C
×
DAR
I2C
×
BSR
I2C
×
BCR
I2C
×
CCR
I2C
×
BC2R
I2C
×
ECSR
I2C
×
BCFR
Figure 29-1 Block diagram of the I
2
C modules
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...