7-13
MB86R02 ‘Jade-D’ Hardware Manual V1.64
7.4.8 GPIO interrupt polarity setting register (CGPIO_IP)
This register controls the polarity detection type for GPIO interrupts.
The register takes effect regardless of the input/output situation at the time it is set.
Each bit that can be set corresponds to an interrupt that can be configured.
Address
FFF 20h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
GPIO_INT_polarity[23:16]
R/W
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
GPIO_INT_polarity[15:0]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Function
Number
Name
31-24
(Reserved)
Reserved
Writes are ignored. Reads will return a '0' at all times.
23-0
GPIO_INT_polarity
(GPIO interrupt
polarity)
An interrupt occurs according to the following values.
0
Detect on level "0" or negative edge (depends on GPIO_INT_mode)
1
Detect on level "1" or positive edge (depends on GPIO_INT_mode)
7.4.9 GPIO interrupt mode setting register (CGPIO_IM)
This register controls the level/edge mode detection type for GPIO interrupts.
The register takes effect regardless of the input/output situation at the time it is set.
Each bit that can be set corresponds to an interrupt that can be configured.
Address
FFF 24h
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Name
(Reserved)
GPIO_INT_mode[23:16]
R/W
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R0/W
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Name
GPIO_INT_mode[15:0]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit field
Function
Number
Name
31-16
(Reserved)
Reserved
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...