MB86R02 ‘Jade-D’ Hardware Manual V1.64
22-7
Register address
BaseA 0
H
:
BaseA FF
H
Bit number
31
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
15
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SSQCNTS_OUT
SSQCNTS_SEQX
Reserved
SSQCNTS_SEQY
R/W
RW
RW
RW
RW
Reset value
X
X
X
X
Sequencer position definitions, only 32 bit word access is supported
Bit 31
SSQCNTS_OUT
Output value, when position is reached
Bit 30 - 16
SSQCNTS_SEQX
X scan position
Bit 15
Reserved
Do not modify
Bit 14 - 0
SSQCNTS_SEQY
Y scan position
DIR_SWreset
Register address
BaseA 400
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1
0
Field name
SWReset
R/W
RW
Reset value
1
H
TCON Software Reset
Bit
0
SWReset
Software reset: write 0b=no effect, 1b=activate Reset, SW reset is deasserted by internal logic), read: 0b: reset not active 1b: reset active
(that means no last pixel of video frame was input to TCON since last activation of sw-reset)
DIR_SPG0PosOn
Register address
BaseA 404
H
Bit number
31
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
15
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SPGPSON_TOGGLE0
SPGPSON_X0
Reserved
SPGPSON_Y0
R/W
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
Sync pulse generator 0, 'Switch on' position
Bit 31
SPGPSON_TOGGLE0
Toggle enable: 0b=disable, 1b=enable
Bit 30 - 16 SPGPSON_X0
X scan position
Bit 15
Reserved
Do not modify
Bit 14 - 0
SPGPSON_Y0
Y scan position
DIR_SPG0MaskOn
Register address
BaseA 408
H
Bit number
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SPGMKON0
R/W
RW
Reset value
0
H
Bit 30 - 0 SPGMKON0
Mask bits: 0b=include bit in position matching, 1b= do not include this bit in position matching
DIR_SPG0PosOff
Register address
BaseA 40C
H
Bit number
31
30 29 28 27 26 25 24 23 22 21 20 19 18 17 16
15
14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
Field name
SPGPSOFF_TOGGLE0
SPGPSOFF_X0
Reserved
SPGPSOFF_Y0
R/W
RW
RW
RW
RW
Reset value
0
H
0
H
0
H
0
H
Sync pulse generator 0, 'Switch off' position
Bit 31
SPGPSOFF_TOGGLE0
Toggle enable: 0b=disable, 1b=enable
Bit 30 - 16 SPGPSOFF_X0
X scan position
Bit 15
Reserved
Do not modify
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...