18-247
MB86R02 ‘Jade-D’ Hardware Manual V1.64
LTS (display Transfer Stop)
Register
address
HostBaseA 09
H
Bit number
7
6
5
4
3
2
1
0
Bit field name
Reserved
LTS
R/W
R0
RW
Initial value
0
0
This register suspends DisplayList transfer.
Ongoing DisplayList transfer is suspended by setting LTS to “1”.
LSTA (displayList transfer STAtus)
Register
address
HostBaseA 10
H
Bit number
7
6
5
4
3
2
1
0
Bit field name
Reserved
LSTA
R/W
R0
R
Initial value
0
0
This register indicates the DisplayList transfer status from Graphics Memory. LSTA is set to “1”
while DisplayList transfer is in progress. This status is cleared to 0 when DisplayList transfer is
completed
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...