9-9
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Table 9-5 List of register of IRC0
Address
Register name
Abbreviation
Explanation
Base
Offset
FFFF_FE00
H
or
FFFE_8000
H
+ 00
H
IRQ flag register
IRQF
Control of IRQ interrupt flag
+ 04
H
IRQ mask register
IRQM
The mask of the assert of the IRQ interrupt is controlled.
+ 08
H
Interrupt level mask register
ILM
The interrupt level said to be valid from the ARM core is
set.
+ 0C
H
ICR monitoring register
ICRMN
The interrupt level of a current IRQ interrupt source is
displayed.
+ 10
H
Hold request cancellation
level register
HRCL
The hold request cancellation level is set.
+ 14
H
Delay interrupt control
register
DICR
The delay interrupt for the task switch is controlled.
+ 18
H
(Reserved)
-
It is a reserved area. (access prohibited)
+ 1C
H
Table base register
TBR
The upper address of the IRQ vector (24 bits) is set.
+ 20
H
Interrupt vector register
VCT
Display the interrupt vector table.
+ 24
H
IRQ test register
IRQTEST
The test of interrupt controller's IRQ interrupt function is
controlled.
+ 28
H
FIQ test register
FIQTEST
+ 2C
H
(Reserved)
-
It is a reserved area. (access prohibited)
+ 30
H
Interrupt control register 0
ICR00
The level of the IRQ0 interrupt is set (unused and access
prohibited).
+ 34
H
Interrupt control register 1
ICR01
The level of the IRQ1 interrupt is set (unused and access
prohibited).
+ 38
H
Interrupt control register 2
ICR02
The level of the IRQ2 interrupt is set (unused and access
prohibited).
+ 3C
H
Interrupt control register 3
ICR03
The level of the IRQ3 interrupt is set (unused and access
prohibited).
+ 40
H
Interrupt control register 4
ICR04
The level of the IRQ4 interrupt is set (unused and access
prohibited).
+ 44
H
Interrupt control register 5
ICR05
The level of the IRQ5 interrupt is set (IRC2 interrupt).
+ 48
H
Interrupt control register 6
ICR06
The level of the IRQ6 interrupt is set (IRC1 interrupt).
+ 4C
H
Interrupt control register 7
ICR07
The level of the IRQ7 interrupt is set (GPIO interrupt).
+ 50
H
Interrupt control register 8
ICR08
The level of the IRQ8 interrupt is set (ADC ch.0 interrupt).
+ 54
H
Interrupt control register 9
ICR09
The level of the IRQ9 interrupt is set (ADC ch.1 interrupt).
+ 58
H
Interrupt control register 10
ICR10
The level of the IRQ10 interrupt is set (external interrupt
0).
+ 5C
H
Interrupt control register 11
ICR11
The level of the IRQ11 interrupt is set (external interrupt
1).
+ 60
H
Interrupt control register 12
ICR12
The level of the IRQ12 interrupt is set (external interrupt
2).
+ 64
H
Interrupt control register 13
ICR13
The level of the IRQ13 interrupt is set (external interrupt
3).
+ 68
H
Interrupt control register 14
ICR14
The level of the IRQ14 interrupt is set (timer ch.0
interrupt).
+ 6C
H
Interrupt control register 15
ICR15
The level of the IRQ15 interrupt is set (timer ch.1
interrupt).
+ 70
H
Interrupt control register 16
ICR16
The level of the IRQ16 interrupt is set (DMAC ch.0
interrupt).
+ 74
H
Interrupt control register 17
ICR17
The level of the IRQ17 interrupt is set (DMAC ch.1
interrupt).
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...