34-18
MB86R02 ‘Jade-D’ Hardware Manual V1.64
Internal CLK
MEM_XCS0
MEM_XCS2
MEM_XCS4
MEM_EA[24:1]
MEM_XRD
MEM_ED[31:0]
t
cso
t
ao
t
dsr
t
dhr
MEM_RDY
t
rdo
Min 2Cycle(Internal CLK) + t
rdo
Min 0[ns]
t
rdo
t
cso
t
ao
Figure 34-10 Low speed device Read
Internal CLK
MEM_XCS0
MEM_XCS2
MEM_XCS4
MEM_EA[24:1]
MEM_XWR[1:0]
MEM_ED[31:0]
t
cso
t
ao
MEM_RDY
t
wro
t
wro
t
do
t
do
X
t
cso
t
ao
t
do
Min 2Cycle(Internal CLK) + t
wro
Min 0[ns]
Figure 34-11 Low speed device Write
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...