34-40
MB86R02 ‘Jade-D’ Hardware Manual V1.64
34.5.13
CAN Signal Timing
Table 34-35 CAN AC Timing
Signal
Symbol
Description
Value
Unit
Min.
Typ.
Max.
CAN_TX0
CAN_TX1
t
do
Data output delay time
–
–
17
ns
CAN_RX0
CAN_RX1
t
dw
Input data width
1000
–
–
ns
Internal clock is the standard of output delay.
Internal CLK
CAN_TX0
CAN_TX1
CAN_RX0
CAN_RX1
t
do
t
dw
~
~
Figure 34-35 CAN Timing
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...