34-5
MB86R02 ‘Jade-D’ Hardware Manual V1.64
34.4 DC Characteristics
34.4.1
3.3V Standard CMOS I/O
Table 34-5 shows 3.3V standard CMOS I/O DC characteristics.
Table 34-5 Standard CMOS I/O DC Characteristics
Measurement condition: VDDE = 3.3
±
0.3V, VSS = 0V, T
J
= -40 to 125
°
C
Parameter
Symbol
Condition
Rating
Unit
Min.
Typ.
Max.
H level input
voltage
VIH
2.0
–
VDDE +0.3
V
L level input
voltage
VIL
-0.3
–
0.8
V
H level output
voltage
VOH IOH = -100
µ
A
VDDE - 0.2
–
VDDE
V
L level output
voltage
VOL IOL = 100
µ
A
0
–
0.2
V
H level output V-I
characteristic
–
Driving capability 1 IOH = 4mA
See Figure 34-4, Figure 34-5, and
Figure 34-6 characteristics
–
Driving capability 2 IOH = 6mA
Driving capability 3 IOH = 8mA
L level output V-I
characteristic
–
Driving capability 1 IOL = 4mA
–
Driving capability 2 IOL = 6mA
Driving capability 3 IOL = 8mA
Input leakage
current
IL
–
–
±
4
µ
A
Driving capabilities 1 to 3 in the table above indicate the following external pins:
Driving capability 1:
MEM_ED_0, MEM_ED_1, MEM_ED_2, MEM_ED_3, MEM_ED_4,
MEM_ED_5, MEM_ED_6, MEM_ED_7, MEM_ED_8, MEM_ED_9,
MEM_ED_10, MEM_ED_11, MEM_ED_12, MEM_ED_13,
MEM_ED_14, MEM_ED_15, MEM_EA_1, MEM_EA_2,
MEM_EA_3, MEM_EA_4, MEM_EA_5, MEM_EA_6, MEM_EA_7,
MEM_EA_8, MEM_EA_9, MEM_EA_10, MEM_EA_11,
MEM_EA_12, MEM_EA_13, MEM_EA_14, MEM_EA_15,
MEM_EA_16, MEM_EA_17, MEM_EA_18, MEM_EA_19,
MEM_EA_20, MEM_EA_21, MEM_EA_22, MEM_EA_23,
MEM_EA_24, MEM_XWR_0, MEM_XWR_1, MEM_XRD,
MEM_XCS_0, MEM_XCS_2, MEM_XCS_4, MEM_RDY, TDO
Driving capability 2:
TRACECLK, VSYNC1, DE1, HSYNC1, DOUTB1_3, DOUTB1_7, GV1,
DOUTB1_2, DOUTB1_6, DOUTG1_5, DOUTB1_5, DOUTG1_4,
DOUTB1_4, DOUTR1_3, DOUTG1_3, DOUTG1_2, DOUTR1_2,
DOUTG1_7, DOUTR1_7, DOUTG1_6, DOUTR1_6, DOUTR1_5,
DOUTR1_4, TSG_4, VSYNC0, GV0, DE0, TSG_6, HSYNC0, TSG_7,
TSG_10, TSG_5, TSG_8, TSG_11, VIN0_4, TSG_9, TSG_12, VIN0_5,
VIN0_0, VIN0_6, VINFID0, VIN0_1, VINHSYNC0, VIN0_2, VIN0_7,
VINVSYNC0, VIN0_3, VIN1_7, VINFID1, VIN1_6, VIN1_3, VIN1_5,
VIN1_4, VIN1_2, VIN1_1, VIN1_0, VINVSYNC1, MLB_SIG, MLB_DAT,
I2S_WS, I2S_SDO, I2S_SCK, I2S_ECLK, CAN_RX1, CAN_TX1,
CAN_RX0, CAN_TX0, PWM_O3, PWM_O2, PWM_O1, PWM_O0,
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...